

# DATA SHEET

# SKYA21004: Three-Channel LCD Bias Power Management IC with Three-Channel High-Efficiency White LED Driver

# **Applications**

- Automotive displays
- Digital photo frames
- Digital still cameras
- Tablets
- Notebooks

# Features

# LCD bias power (AVDD boost)

- $\bullet$  Input supply range: 2.8 V to 5.5 V
- 1.3 MHz fixed frequency boost regulator
- Adjustable voltage up to 14.5 V  $(\pm 1\%$  typical accuracy)
- Short-circuit, over-voltage, and over-temperature protection
- Positive/negative gate drive (VGH/VGL)
- Up to 13.2 V input supply (VDD)
- Adjustable voltage up to 30 V @ 20 mA (VGH)
- Adjustable voltage down to  $-30$  V @ 20 mA (VGL)

# LED driver

- Input supply range: 2.8 V to 5.5 V
- Adjustable operating frequency: 600 kHz to 2 MHz
- Dimming control options:
- 8-bit resolution on LED current control I<sup>2</sup>C interface
- Direct PWM dimming (10-bit resolution of PWM duty control)
- Analog PWM dimming (9-bit resolution of PWM duty control)
- Programmable maximum LED current (30 mA to 120 mA) per channel
- Up to 28 V, 120 mA per channel
- Accuracy matching:  $\pm 2.5\%$  @ 60 mA
- Fade in/out feature for current control
- PWM input range: 100 Hz to 25 kHz
- LED open/short detection, boost over-voltage/current protection, over-temperature protection
- AEC-Q100 qualified
- QFN (36-pin, 7 mm  $\times$  4 mm, 0.5 mm pitch) package (MSL3, 260 ºC per JEDEC J-STD-020)

# **Description**

The SKYA21004 consists of a power management block supplying LCD bias rails and a three-channel backlight driver.

The LCD bias power management block of the SKYA21004 includes a boost converter that supplies main analog voltage (AVDD) of the panel, two charge-pump controllers supplying a gate-on voltage (VGH), and a gate-off voltage (VGL) to the LCD panel. The boost converter uses a 1.3-MHz fixed frequency to generate AVDD voltage up to 14.5 V. Two charge-pump controllers can generate up to  $+30$  V and down to  $-30$  V from the charge-pump stages configured by diodes and capacitors. A proprietary regulation algorithm can minimize the output ripple. (AVD)) of the panel, two charge-pumpeon<br>
gate-on voltage (Vst), and a gate-of vehicle with a gate-of vehical<br>
game and the Disor converter uses of New York 2010<br>
boost)<br>
boost<br>
boost<br>
boost<br>
converter uses and generate AV

The backlight driver of the SKYA21004 integrates the boost converter to drive the LED voltage up to 28 V. The switching frequency is adjustable from 600 kHz to 2 MHz for system integration flexibility, which optimizes the efficiency and controls EMI. Three precision current sinks are programmable to drive LED current up to 120 mA per string.

The backlight driver of the SKYA21004 supports Analog Pulse Width Modulation (APWM) dimming, Direct Pulse Width Modulation (DPWM) dimming, and analog dimming (through  $l^2C$ ).

In the DPWM dimming mode, the output waveform follows the duty and the frequency of control input signal from the PWM pin. In the APWM dimming mode, the LED current of each channel is controlled by the input duty of PWM input signal, the I<sup>2</sup>C programmed brightness level, and the external RISET resistor.

The PWM pin can accept the frequency range from 100 Hz to 25 kHz with 10-bit resolution of duty control and 8-bit resolution of current control. When the PWM pin is not used, it needs to be pulled high.

The SKYA21004 is available in a 7 mm  $\times$  4 mm, 36-pin QFN package.

A typical application circuit is shown in Figure 1. The pin configurations are shown in Figure 2. Signal pin assignments and functional pin descriptions are provided in Table 1.



Skyworks Green™ products are compliant with all applicable legislation and are halogen-free. For additional information, refer to *Skyworks Definition of GreenTM*, document number SQ04–0074.



Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com 2 May 2, 2017 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • 202949F



(Top View)

#### Table 1. SKYA21004 Signal Descriptions



# Electrical and Mechanical Specifications

The absolute maximum ratings of the SKYA21004 are provided in Table 2. The recommended operating conditions are listed in Table 3. The electrical specifications are provided in Table 4.

Safe operating area characteristics are shown in Figures 3 through 6. Typical performance characteristics of the SKYA21004 are illustrated in Figures 7 through 47.

#### Table 2. SKYA21004 Absolute Maximum Ratings (Note 1)



Note 1: Exposure to maximum rating conditions for extended periods may reduce device reliability. There is no damage to device with only one parameter set at the limit and all other parameters set at or below their nominal value. Exceeding any of the limits listed may result in permanent damage to the device.

Note 2: The thermal resistance is measured in accordance with EIA/JESD 51 series.

**Note 3:** When  $TA = 25 \degree C$ .

ESD HANDLING*: Although this device is designed to be as robust as possible, electrostatic discharge (ESD) can damage this device. This device must be protected at all times from ESD when handling or transporting. Static charges may easily produce potentials of several kilovolts on the human body or equipment, which can discharge without detection. Industry-standard ESD handling precautions should be used at all times.* 

#### Table 3. SKYA21004 Recommended Operating Conditions



Table 4. SKYA21004 Electrical Specifications (1 of 2) (Notes 1 and 2) (VIN = 5 V, VDD = 12 V, AVDD = 13.2 V, L1 = 4.7  $\mu$ H, L2 = 4.7  $\mu$ H, Cin = 10  $\mu$ F, Cwin = 4.7  $\mu$ F, Cwout = 3  $\times$  2.2  $\mu$ F, Cout = 4  $\times$  2.2  $\mu$ F,  $Ta = -40 °C$  to +105 °C, Typical Values are TA = +25 °C, Unless Otherwise Noted)

| <b>Parameter</b>                     | <b>Symbol</b>   | <b>Test Condition</b>               | Min               | <b>Typical</b> | <b>Max</b>     | <b>Units</b> |  |  |  |  |
|--------------------------------------|-----------------|-------------------------------------|-------------------|----------------|----------------|--------------|--|--|--|--|
| General                              |                 |                                     |                   |                |                |              |  |  |  |  |
| Input voltage                        | <b>VIN</b>      |                                     | 2.8               |                | 5.5            | V            |  |  |  |  |
| Quiescent supply current             | lQ              | $VEN = VWEN = high$ , $VIN = 3.6 V$ |                   | 4.7            |                | mA           |  |  |  |  |
| Input shutdown current               | <b>ISHDN</b>    | $VEN = VWEN = 0 V$ , $VIN = 3.6 V$  |                   |                | $\overline{c}$ | μA           |  |  |  |  |
| Reference voltage                    | VREF            | No load, $V_{IN} = 3.6 V$           | 1.18              | 1.2            | 1.22           | V            |  |  |  |  |
| Over-temperature shutdown threshold  | T <sub>SD</sub> |                                     |                   | 140            |                | °C           |  |  |  |  |
| Maximum input logic low              | VIL             |                                     |                   |                | 0.4            | V            |  |  |  |  |
| Minimum input logic high             | VIH             |                                     | 1.4               |                |                | V            |  |  |  |  |
| <b>LCD Bias Boost Section (AVDD)</b> |                 |                                     |                   |                |                |              |  |  |  |  |
| Output voltage                       | VAVDD           |                                     | NIN <del>LI</del> |                | 14.5           | V            |  |  |  |  |
| Operating frequency                  | fosc            |                                     |                   | 1300           | 1690           | kHz          |  |  |  |  |
| Maximum duty cycle                   | <b>DMAX</b>     |                                     | 86                | 90             |                | $\%$         |  |  |  |  |
| FB regulation voltage                |                 | No load                             | 0.588             | 0.6            | 0.612          | V            |  |  |  |  |
| FB fault trip level                  | <b>VFB</b>      | <b>VFB falling</b>                  | 0.528             | 0.548          | 0.568          | V            |  |  |  |  |
| FB load regulation                   | ∆VAVDD/∆IAVDD   | $0$ < lavoo < full load             |                   | 0.01           |                | % /mA        |  |  |  |  |
| FB input bias current                | <b>IFB</b>      | $VFB = 0.7 V$                       | $-1$              |                | $+1$           | μA           |  |  |  |  |
| LX on resistance                     | RLX(ON)         | $lxx = 200$ mA                      |                   | 350            | 700            | $m\Omega$    |  |  |  |  |
| LX leakage current                   | ILX_LEAK        | $V L X = 13.2 V$                    |                   | 0.01           | 20             | μA           |  |  |  |  |
| LX current limit                     | <b>ILIM</b>     |                                     | 1                 |                |                | А            |  |  |  |  |
| Soft-start time                      | tss             | No load                             |                   | 1.3            |                | ms           |  |  |  |  |
| Gate On Charge-Pump Driver (VGH)     |                 |                                     |                   |                |                |              |  |  |  |  |
| VDD input voltage range              | VDD             |                                     | 2.8               |                | 13.2           | V            |  |  |  |  |
| FBP regulation voltage               | <b>VFBP</b>     |                                     | 0.588             | 0.6            | 0.612          | V            |  |  |  |  |
| FBP fault trip level                 | <b>VFBP</b>     | <b>VFBP rising</b>                  | 0.457             | 0.487          | 0.517          | V            |  |  |  |  |
| DRVP P-Ch on resistance              | <b>DRVPPRDS</b> |                                     |                   | 3              | 6              | $\Omega$     |  |  |  |  |
| DRVP N-Ch on resistance              | <b>DRVPNRDS</b> | $VFBP = 0.585 V$                    |                   | 1.5            | 3              | $\Omega$     |  |  |  |  |
| Gate Off Charge-Pump Driver (VGL)    |                 |                                     |                   |                |                |              |  |  |  |  |
| VDD input voltage                    | VDD             |                                     | 2.8               |                | 13.2           | V            |  |  |  |  |
| FBN regulation                       | VFBN            |                                     | $-50$             | 0              | 50             | mV           |  |  |  |  |
| FBN fault trip level<br>╲            | Vfbn            | <b>VFBN rising</b>                  | 0.403             | 0.43           | 0.457          | v            |  |  |  |  |
| DRVN P-Ch on resistance              | <b>DRVNPRDS</b> |                                     |                   | 3              | 6              | Ω            |  |  |  |  |
| DRVN N-Ch on resistance              | <b>DRVNNRDS</b> | $VFBN = 0.035 V$                    |                   | 1.5            | 3              | $\Omega$     |  |  |  |  |
| <b>LED Driver Boost Converter</b>    |                 |                                     |                   |                |                |              |  |  |  |  |
| Over-voltage threshold               | Vovp            | $V_{IN} = 3.6 V$                    | 0.91              | 1.00           | 1.09           | V            |  |  |  |  |
| Over-voltage hysteresis              | VOVP_HYS        | $V_{IN} = 3.6 V$                    |                   | 100            |                | mV           |  |  |  |  |
| Soft-start time                      | tss             |                                     |                   | 2.5            |                | ms           |  |  |  |  |
| Oscillator frequency                 | fosc            | $V_{IN} = 3.6 V$                    | 600               |                | 2000           | kHz          |  |  |  |  |
| Switch on resistance                 | RDSON           | $V_{IN} = 3.6 V$                    |                   | 150            |                | $m\Omega$    |  |  |  |  |

Table 4. SKYA21004 Electrical Specifications (2 of 2) (Notes 1 and 2) (VIN = 5 V, VDD = 12 V, AVDD = 13.2 V, L1 = 4.7  $\mu$ H, L2 = 4.7  $\mu$ H, Cin = 10  $\mu$ F, Cwin = 4.7  $\mu$ F, Cwout = 3  $\times$  2.2  $\mu$ F, Cout = 4  $\times$  2.2  $\mu$ F,  $Ta = -40 °C$  to +105 °C, Typical Values are TA = +25 °C, Unless Otherwise Noted)

| <b>Parameter</b>                                                           | <b>Symbol</b>        | <b>Test Condition</b>                                               | Min      | <b>Typical</b> | <b>Max</b> | <b>Units</b> |  |  |  |  |
|----------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------|----------|----------------|------------|--------------|--|--|--|--|
| Switch current limit                                                       | <b>ILIM</b>          | $ILIM = 0$ , $VIN = 3.6 V$                                          | 2.6      |                | 3.7        | A            |  |  |  |  |
|                                                                            |                      | $ILIM = 1$ , $VIN = 3.6 V$                                          | 2.1      |                | 3.1        | Α            |  |  |  |  |
| Switch off time                                                            | toFF                 |                                                                     | 55       |                |            | ns           |  |  |  |  |
| FOSC voltage                                                               | <b>VFOSC</b>         | $V_{IN} = 3.6 V$                                                    |          | 0.6            |            | V            |  |  |  |  |
| <b>LED Driver Current Sink</b>                                             |                      |                                                                     |          |                |            |              |  |  |  |  |
| <b>ISET</b> voltage                                                        | <b>VISET</b>         | $V_{IN} = 3.6 V$                                                    |          | 0.6            |            | V            |  |  |  |  |
| Current sink leakage                                                       | <b>ICS LEAK</b>      | $Vcsx = 28$ V, WEN = logic low, $V_{IN} = 3.6$ V                    |          |                | 1          | μA           |  |  |  |  |
| Maximum channel current                                                    | ILED_MAX             | RISET program                                                       | 30       |                | 120        | mA           |  |  |  |  |
| Current sink accuracy                                                      | <b>ICSX</b>          | $\text{ICS} = 60 \text{ mA}$ , $\text{V} \text{IN} = 3.6 \text{ V}$ | $-2.5$   |                | 2.5        | %            |  |  |  |  |
| Current sink matching                                                      | <b>ICSX MATCHING</b> | $\text{ICS} = 60 \text{ mA}$ , $\text{V} \text{IN} = 3.6 \text{ V}$ | .5       |                | 2.5        | %            |  |  |  |  |
| Current sink voltage                                                       | <b>VCSX</b>          | $\text{lcs} = 60 \text{ mA}$                                        |          | 0.5            |            | V            |  |  |  |  |
| Shorted LED detection threshold                                            | VCSX(SHORT)          | $VSHRT = 00$                                                        |          | 7              |            | V            |  |  |  |  |
| Open LED detection threshold                                               | VCSX(OPEN)           |                                                                     |          | 100            |            | mV           |  |  |  |  |
| PWM input frequency range                                                  | fPWM                 | $V_{IN} = 3.6 V$                                                    | 0.1      |                | 25         | kHz          |  |  |  |  |
| PWM duty hysteresis                                                        | <b>DPWM HYS</b>      | Duty direction change                                               |          | 0.5            |            | %            |  |  |  |  |
| Current sink brightness changing time                                      | tslew                | From one dimming level to another level                             |          | 4              |            | ms/step      |  |  |  |  |
| Current sink brightness changing time at<br>startup or dimming mode change | <b>tSLEW START</b>   | From one dimming level to another level                             |          | 30             |            | µs/step      |  |  |  |  |
| DPWM propagation delay                                                     | tPWM_PROP            |                                                                     |          | 1              |            | cycle        |  |  |  |  |
| PWM leakage current                                                        | <b>IPWM LEAK</b>     | VPWM $\equiv 3.3$ V, $V_{\text{IN}} = 3.6$ V                        |          |                | 15         | μA           |  |  |  |  |
| <b>PC</b> Interface                                                        |                      |                                                                     |          |                |            |              |  |  |  |  |
| Input logic low                                                            | <b>VIL</b>           | $\blacktriangleright$ 3.6 V                                         |          |                | 0.4        | V            |  |  |  |  |
| Input logic high                                                           | VIH                  | $\overline{\textsf{V}}$ in = 3.6 V                                  | 1.4      |                |            | V            |  |  |  |  |
| SDA output low voltage                                                     | VOL                  | $I$ PULL_UP = 3 mA, $V_{IN}$ = 3.6 V                                |          |                | 0.4        | V            |  |  |  |  |
| SDA, SCL input leakage current                                             | IIN                  | $VSDA = VSCL = 5 V$ , $VIN = 3.6 V$                                 | $-1$     |                | $+1$       | μA           |  |  |  |  |
| <b>SCL clock frequency</b>                                                 | fsol                 |                                                                     |          |                | 400        | kHz          |  |  |  |  |
| SCL low clock period                                                       | tLOW                 | $V_{IN} = 3.6 V$                                                    | 1.3      |                |            | μS           |  |  |  |  |
| SCL high clock period                                                      | <b>thigh</b>         | $V_{IN} = 3.6 V$                                                    | 0.6      |                |            | μS           |  |  |  |  |
| Hold time start condition                                                  | thd_STA              | $V_{IN} = 3.6 V$                                                    | 0.6      |                |            | μS           |  |  |  |  |
| SDA data setup time                                                        | tsu dat              | $V_{IN} = 3.6 V$                                                    | 100      |                |            | ns           |  |  |  |  |
| Setup time for start (repeated) condition                                  | tsu_sta              | $V_{IN} = 3.6 V$                                                    | 0.6      |                |            | μS           |  |  |  |  |
| SDA data hold time                                                         | thd_dat              | $V_{IN} = 3.6 V$                                                    | $\bf{0}$ |                | 0.9        | μS           |  |  |  |  |
| Setup time for stop condition                                              | tsu_sto              | $V_{IN} = 3.6 V$                                                    | 0.6      |                |            | $\mu$ s      |  |  |  |  |
| Bus free time between stop and start conditions                            | tbuF                 | $V_{IN} = 3.6 V$                                                    | 1.3      |                |            | $\mu$ s      |  |  |  |  |
| Capacitive load for each bus line                                          | CB                   |                                                                     |          |                | 400        | pF           |  |  |  |  |

Note 1: Performance is guaranteed only under the conditions listed in this table.

Note 2: Min and Max limits are specified by design, test, or statistical analysis.



# Safe Operating Area Characteristics

# Typical Performance Characteristics

```
(VIN = 5 V, VDD = 12 V, AVDD = 13.2 V, L1 = 4.7 \muH, L2 = 4.7 \muH, CIN = 10 \muF, CWIN = 4.7 \muF, CWOUT = 3 \times 2.2 \muF,
COUT = 4 \times 2.2 \mu F, TA = -40 °C to +105 °C, Typical Values are TA = +25 °C, Unless Otherwise Noted)
```


Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com 8 May 2, 2017 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • 202949F

#### DATA SHEET • SKYA21004: THREE-CHANNEL LCD BIAS POWER MANAGEMENT IC WITH THREE-CHANNEL HIGH EFFICIENCY WHITE LED DRIVER



Figure 13. WLED: EN High Threshold vs Temperature



Figure 14. WLED: EN Low Threshold vs Temperature





Figure 22. LCD: DRVN P Channel RDS(ON) vs Temperature

Figure 23. LCD: DRVN N Channel RDS(ON) vs Temperature



Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com



Figure 34. LCD: Load Transient (10 mA to 100 mA Load)





Figure 36. LCD: Load Transient (100 mA to 500 mA Load)



Figure 37. LCD: Load Transient (500 mA to 100 mA Load)



Figure 40. WLED: Enable via Enable Pin (60 mA Load)





Figure 46. WLED: Work Waveform without PWM (10 mA Load)





# **Functional Description**

A functional block diagram is provided in Figure 48.

#### Main Boost Converter

The main boost regulator contains a current-mode, fixed-frequency PWM architecture to maximize loop bandwidth and provide fast transient response to pulsed loads typical of TFT-LCD panel source drivers. The 1.3 MHz switching frequency allows the use of low-profile, low-value inductors and ceramic capacitors to minimize the thickness of LCD panel designs.

If the output of any of the regulators (AVDD or VGH or VGL) drops below the fault trip point for more than 200 msec, the AVDD boost turns off.

#### Setting the Output Voltage of Main Boost Converter

The resistive divider network of R20 and R22 (see Figure 56) programs the AVDD output to regulate at a feedback voltage of 0.6 V. To limit the bias current required for the external feedback resistor string while maintaining good noise immunity, the minimum suggested value for R22 is 6.04 k $\Omega$ . The resistive divider can be calculated in the following equation:

$$
R_{20} = R_{22} \times \left(\frac{V_{AVDD}}{V_{FB}} - 1\right) = R_{22} \times \left(\frac{V_{AVDD}}{0.6 V} - 1\right)
$$

#### Dual Charge-Pump Regulator

The SKYA21004 provides low-power regulated output voltages from two individual charge pumps to provide the VGH and VGL supplies. Using a single stage, the VGL charge pump inverts the supply voltage (VDD) and provides a regulated negative output voltage. The VGH charge pump doubles VDD and provides a regulated positive output voltage. These outputs use external Schottky diodes and capacitor multiplier stages (dependent upon the required output voltage) to regulate up to  $\pm 30$  V. Integrated soft-start circuitry minimizes the start-up inrush current and eliminates output voltage overshoot across the full input voltage range and all load conditions. A constant switching frequency of 1.3 MHz minimizes output ripple and capacitor size.

#### Dual Charge-Pump Stages

The number of charge-pump stages required for a given output (VGH) varies with the input voltage applied (VAVDD) from the main boost. A lower input voltage requires more stages for a given output. If the number of stages increases, the maximum load current limitation of the charge pump decreases to maintain output voltage regulation.

The number of stages required can be estimated by:

For the positive output:  $_{DD}$  *=*  $\mathcal{L}$   $\mathbf{v}$ <sub>F</sub>  $P_P = \frac{V_{GH} - V_{IN}}{V_{DD} - 2V_{I}}$  $V_{GH}$  –  $V$  $\eta_P = \frac{V_{GH} - V}{V_{DD} - 2}$ 

For the negative output:  $_F - v_{DD}$  $N = \frac{V_{GL}}{2V_F - V}$  $\eta_{N} = \frac{V_{GI}}{2V_{F}}$ 

Where:

 $VDD = VAVDD(MIN) - 2VF1$  (V  $F1 = 0.7 V$ , the forward voltage of the 1N4148 diode [D2 and D3 in Figure 56] at 4 mA forward current).

 $VF = 0.31$  V, the forward voltage of the BAT54 Schottky diode (D31, D32, D33, and D34 in Figure 56) at 4 mA forward current.

When solving for  $n_P$  and  $n_N$ , round up the calculated result to the next integer number to determine the number of stages required.

#### Negative Output Voltage (Vgl)

The negative output voltage is adjusted by a resistive divider from the output (VGL) to the FBN and REF pins. The maximum REF output current is 200 μA; therefore, the minimum allowable value for R42 in Figure 56 is 6.04 kΩ. It is best to select the smallest value possible for R42 to keep the value of R40 to a minimum. With R42 selected, R40 can be determined:

$$
R_{40} = \frac{V_{GL}}{V_{REF}} \times R_{42} = \frac{V_{GL}}{1.2 \text{ V}} \times R_{42}
$$

#### Positive Output Voltage (Vgh)

The positive output voltage is set by a resistive divider from the output (VGH) to the FBP and ground pins. To limit the bias current required for the external feedback resistor string while maintaining good noise immunity, the minimum suggested value for R32 is 6.04 k $\Omega$ .

Once R32 is determined, calculate the value for R30:

$$
R_{30} = R_{32} \times \left(\frac{V_{GH}}{V_{FBP}} - 1\right) = R_{32} \times \left(\frac{V_{GH}}{0.6 V} - 1\right)
$$

### LED Driver

The SKYA21004 drives up to three strings of backlight LEDs with a boost converter.

The integrated high voltage boost (step-up) converter is designed to drive multiple strings of series LEDs. The maximum number of LEDs that cap be driven by this device depends on the current limit and the voltage rating of the boost. The SKYA21004 LED driver can drive up to 28 V (up to about 7 or 8 series LEDs). The boost switch current limit can be set to a minimum of either 2.75 A or 2.30 A to optimize the boost operation for a given application.

Three precision current sinks provide a constant current drive to **Keach LED string. The full-scale LED current is set by a single** external resistor and may be programmed from 30 mA to 120 mA per string. The full-scale LED current is programmed according to the following equation:

$$
R_{SET} = \frac{600 \text{ mV}}{I_{CH_{\_MAX}} \text{ (mA)}} \times \frac{51 \text{ k}\Omega}{11}
$$

The controller derives output feedback from the current sink channel with the lowest current sink voltage while maintaining the programmed current for each LED string. The LED string current sink with the lowest operation voltage represents the LED string with the greatest summed LED forward voltage (VF) for the given operation condition. This ensures that the system can operate with the lowest possible boost converter output voltage and highest efficiency for continuous operation with potentially mismatched LED strings. and the stronggiven in SKYA21004 drivers up to three standards with a boost converter.<br>
The integrated figh voltage+b**oost** steep-<br>
turn of the standard for ALED strategies of the given output<br>
turn of the current limit a

> The SKYA21004 LED driver block is designed for maximum flexibility to allow unused current sinks to be disabled by hardware configuration by connecting them to ground. The SKYA21004 can also disable the unused current sinks through software configuration. The maximum number of LEDs per channel is set by the LED VF and the maximum output voltage of the DC/DC switching boost converter.

> The boost switching frequency can be adjusted from 600 kHz to 2 MHz using the FOSC signal for optimum efficiency and the smallest external components. The relationship between external set resistor (RFOSC) and switching frequency is shown in Figure 49 and Table 5.

Open/short LED protection circuitry protects the system from LED fault damage.



#### Figure 49. Relationship between External Set Resistor (RFOSC) and Switching Frequency





## PWM Dimming

After the PWM signal is applied, the channels start to follow the PWM signal with the maximum LED current determined by the RSET resistor value. The maximum LED current can be programmed from 30 mA to 120 mA by changing the RSET resistance. The PWM input signal frequency range is 100 Hz to 25 kHz. In the direct PWM (DPWM-bit[4], PWMMD, in the Control Register, REG2, is set as 1), dimming mode, the LED current is set by using data in the Current Sink Dimming Register, REG0, and the RSET resistance. The DPWM frequency and duty follows the PWM signal. In the analog dimming mode (APWM-bit[4], PWMMD, in the Control Register, REG2, is set as 0), the LED current is set by multiplying the PWM duty, REG0 data, and the RSET resistance. For example, if the PWM duty is 50 percent and REG0 data is set to 50 percent (0x80), the output current is 25 percent of the maximum LED current, which is set by the RSET resistance. When the PWM signal is not used, it should be pulled high. To ignore the PWM signal for the dimming control, set IGPW (bit[5] in the Control Register, REG2). A change to the PWM duty is applied to the output on the next rising edge of the PWM. In the phase-delay mode, the other channels follow the preceding channel with a delay. The PWM signal has hysteresis (typically 0.5 percent) on the duty

information that allows the signal not to respond to input jitter. This signal also has a 40-ns deglitch filter.

### Fault Protection of LED Driver

The SKYA21004 LED driver is protected from system faults caused by open or shorted LED strings, over-temperature operation, boost converter over-current limit or boost converter output over-voltage conditions. The integrated thermal shutdown, over-voltage protection, and over-current limit protection are designed to prevent catastrophic damage to the system. An open LED condition is detected by the internal system control circuit at startup by monitoring a low voltage on each LED current sink and disabling the open current sink while LED strings operating normally continue to operate. A disabled LED string remains disabled until the WEN signal or power is cycled. A shorted LED string condition results in a higher voltage appearing on the current sink of the affected channel. That current sink dissipates additional power since the voltage increases. To prevent thermal shutdown, the shorted LED string is disabled while normal operating strings continue to function. The shorted LED string remains disabled until a power-on or an LED driver enable (WEN) is cycled

The SKYA21004 LED driver has a programmable boost current limit to optimize the inductor for the given applications. The default value is 2.75 A (minimum) and the boost current limit can be switched to 2.30 A on an  $l^2C$  interface.

The over-voltage protection of the SKYA21004 LED driver can prevent the LED driver output from rising over the preprogrammed OVP threshold level, and the OVP threshold level can be set through external OVP set-up resistors.

The OVP threshold level is set according to the following equation:

$$
V_{OVP} = \frac{IV \times (R1 + R2)}{R2}
$$

#### Register Programming

The SKYA21004 LED driver is programmed using an I<sup>2</sup>C interface. There are five programming registers to program the LED driver block. Programming functions are described in Table 6. Each register is 8 bits, as defined in Tables 7 through 11.

## I2C Interface Protocol

The I<sup>2</sup>C protocol uses two open-drain inputs: serial data line (SDA) and serial clock line (SCL). The I<sup>2</sup>C protocol is bidirectional.

Devices on the I<sup>2</sup>C bus can either be a master or a slave. Both master and slave devices can send and receive data over the bus, but the master device controls all communication on the bus.

Bus communications begin by the master initiating a "start" condition. Next, the master transmits the 7-bit slave address and a read/write bit (R/W). Each slave device on the bus has a unique address. The 7-bit slave address of the SKYA21004 is 0x2C (0101100b).

An I2 C interface timing diagram is shown in Figure 50. A Start and Stop timing diagram is shown in Figure 51.

Figures 52 and 53 illustrate the bit transfer of device addresses and data.

## Start and Stop Conditions

"Start" and "stop" conditions are always generated by the master. Before initiating a "start," both the SDA and SCL pins are inactive and are pulled high through external pull-up resistors.

As shown in Figure 51, a "start" condition occurs when the master pulls the SDA line low. After the "start" condition hold time (the sta), the master strobes the SCL line low. A "start" condition acts as a signal to devices on the bus that the device producing the "start" condition is active and will be communicating on the bus.

A "stop" condition, as shown in Figure 51, occurs when the SCL signal changes from low to high after the "stop" condition setup time (tsu sto), by an SDA low-to-high transition. The master does not issue an Acknowledge (ACK) signal but does release SCL and SDA.

#### Transferring Device Address and Data

Addresses and data are sent with the Most Significant Bit (MSB) transmitted first and the Least Significant Bit (LSB) transmitted

last. After each address or data transmission, the target device transmits an ACK signal to indicate that it has received the transmission. The ACK signal is generated by the target after the master releases the SDA data line by driving SDA low.

#### Write to Slave Device

When the read/write bit is cleared and the address transmitted by the master matches the address of the slave device, the slave device transmits an ACK signal to indicate that it is ready to receive data.

Next, the master transmits the 8-bit register address, and the slave device transmits an ACK signal to indicate that it received the register address. The master transmits the 8-bit data word, and, again, the slave device transmits an ACK signal indicating that it received the data. This process continues until the master finishes writing to the slave device, at which time the master generates a "stop" condition.

A write timing diagram is presented in Figure 54.

# Read from Slave Device

When the read/write bit is set and the address transmitted by the master matches the address of the slave device, the slave device transmits an ACK signal to indicate that it is ready to **Creceive data.** 

Next, the slave device transmits the 8-bit data word, and the master reads the data byte and transmits an ACK signal to indicate that it received the byte. Finally, the master generates a "stop" condition.

A read timing diagram is presented in Figure 55.



# Table 6. Register Programming Functions





Figure 55. I<sup>2</sup>C Read Timing Diagram

Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com 20 May 2, 2017 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • 202949F



# Table 7. Current Sink Dimming Register, REG0

## Table 8. Channel Enable Register, REG1



# Table 9, Control Register, RFG2



#### Table 10. Fault Register 1, REG4



# Table 11. Fault Register 2, REG5



# Evaluation Board Description

The SKYA21004 Evaluation Board is used to test the performance of the SKYA21004. An Evaluation Board schematic diagram is provided in Figure 56. Layer details for the Evaluation Board are shown in Figures 57.

## Package Dimensions

Typical part markings are shown in Figure 58. Package dimensions for the 36-pin QFN package are shown in Figure 59. Tape and reel dimensions are shown in Figure 60.

# Package and Handling Information

Since the device package is sensitive to moisture absorption, it is baked and vacuum packed before shipping. Instructions on the shipping container label regarding exposure to moisture after the container seal is broken must be followed. Otherwise, problems related to moisture absorption may occur when the part is subjected to high temperature during solder assembly.

The SKYA21004 is rated to Moisture Sensitivity Level 3 (MSL3) at 260  $\degree$ C. It can be used for lead or lead-free soldering. For additional information, refer to the Skyworks Application Note, *Solder Reflow Information*, document number 200164.

Care must be taken when attaching this product, whether it is done manually or in a production solder reflow environment. Production quantities of this product are shipped in a standard tape and reel format.



Figure 56. SKYA21004 Evaluation Board Schematic





*1. Carrier tape must meet all requirements of Skyworks GP01-D232 procurement spec for tape and reel shipping.*

*2. Carrier tape shall be black conductive polystyrene.*

*3. ESD-surface resistimity shall be <1x1010 ohms/square per EIA JEDEC TNR specification.*

*4. Cumulative tolerance of 10 sprocket holes pitch is ±0.20 mm.*

*5. All measurements are in millimeters.* t0327

#### Figure 60. SKYA21004 Tape and Reel Dimensions

# Ordering Information



Copyright © 2013-2015, 2017 Skyworks Solutions, Inc. All Rights Reserved.



No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION. WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of stated published specifications or parameters.

Skyworks and the Skyworks symbol are trademarks or registered trademarks of Skyworks Solutions, Inc., in the United States and other countries. Third-party brands and names are for identification purposes only, and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.